Submit Paper

Article Processing Fee

Pay Online

           

Crossref logo

  DOI Prefix   10.20431


 

International Journal of Innovative Research in Electronics and Communications
Volume 1, Issue 4, 2014, Page No: 37-45


Review on Distributed Canny Edge Detector using FPGA

Poonam S. Deokar, Amruta R. Kaushik2

1.Department of Electronics & Telecommunication ME Student University of Pune Nashik, India.
2.Department of Electronics & Telecommunication KVNNIEER Nashik, India

Citation : Poonam S. Deokar, Amruta R. Kaushik, Review on Distributed Canny Edge Detector using FPGA International Journal of Innovative Research in Electronics and Communications 2014, 1(4) : 37-45

Abstract

Edges are boundaries between different textures. Edge also can be defined as discontinuities in image intensity from one pixel to another. Modem image processing applications demonstrate an increasing demand for computational power and memories space. Typically, edge detection algorithms are implemented using software. With advances in Very Large Scale Integration (VLSI) technology, their hardware implementation has become an attractive alternative, especially for real-time applications. The Canny algorithm computes the higher and lower thresholds for edge detection based on the entire image statistics, which prevents the processing of blocks independent of each other. The Canny edge detector has remained a standard for many years and has best performance. Direct implementation of the canny algorithm has high latency and cannot be employed in real-time applications. To overcome these, an adaptive threshold selection algorithm is proposed, which computes the high and low threshold for each block based on the type of block and the local distribution of pixel gradients in the block. Distributed Canny Edge Detection using FPGA reduces the latency significantly; also this allows the block-based canny edge detector to be pipelined very easily with existing block-based codec.


Download Full paper: Click Here